## GBGS SCHEME

| USN |                                                                                                                                                                                      | 18CS34                           |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
|     | Third Semester B.E. Degree Examination, July/August 202                                                                                                                              | 22                               |
|     | Computer Organization                                                                                                                                                                |                                  |
| Tir | me: 3 hrs. Max. M                                                                                                                                                                    | Marks: 100                       |
|     | Note: Answer any FIVE full questions, choosing ONE full question from each m                                                                                                         | odule.                           |
|     | Module-1                                                                                                                                                                             |                                  |
| 1   | <ul> <li>a. With neat diagram, explain the basic operational concepts of computer.</li> <li>b. Explain: <ol> <li>(i) Processor clock</li> <li>(ii) Clock rate</li> </ol> </li> </ul> | (10 Marks)                       |
|     | (iii) Basic performance equation (iv) Performance measurement                                                                                                                        | (10 Marks)                       |
| 2   | <ul> <li>a. Explain all addressing modes with assembler syntax.</li> <li>b. State and explain the possibilities of encoding of machine instruction of 32 bit w</li> </ul>            | (10 Marks)<br>ord.<br>(10 Marks) |
|     | Module-2                                                                                                                                                                             |                                  |
| 3   | a. Explain interrupt and interrupt hardware. State steps in enabling and disabling in                                                                                                | terrupts.                        |
|     |                                                                                                                                                                                      | (10 Marks)                       |
|     | b. Explain interrupt nesting and handling simultaneous requests in interrupts.                                                                                                       | (10 Marks)                       |
| 1   | a. Explain DMA transfer with bus arbitration.                                                                                                                                        | (10 Marks)                       |
| 4   | <ul><li>a. Explain DMA transfer with bus arbitration.</li><li>b. Explain USB tree structure and protocols.</li></ul>                                                                 | (10 Marks)                       |
|     | Module-3                                                                                                                                                                             |                                  |
| 5   | a. Draw the internal organization of a 2M × 8 dynamic memory chip and explain v                                                                                                      | orking with                      |
|     | fast page mode.                                                                                                                                                                      | (10 Marks)                       |
|     | b. State and explain the types of read only memory and memory hierarchy.                                                                                                             | (10 Marks)                       |
|     | OR                                                                                                                                                                                   |                                  |
| 6   | <ul><li>a. What is cache memory? Explain different mapping functions with diagrams.</li><li>b. Explain memory interleaving with diagram. State hit rate and miss penalty.</li></ul>  | (10 Marks)<br>(10 Marks)         |
|     | Module-4                                                                                                                                                                             |                                  |
| 7   | <ul> <li>Explain different types of number representations with example and<br/>addition/substraction logic unit.</li> </ul>                                                         | draw the                         |
|     | b. Design and explain the 4-bit carry look-ahead adder.                                                                                                                              | (10 Marks)                       |

## OR

8 a. Explain Booth algorithm. Perform  $(+13) \times (-6)$  using Booth algorithm. (10 Marks)

b. Draw the circuit arrangement for binary division. Perform (1000) ÷ (11) using restoring division.
 (10 Marks)

## Module-5

9 a. With neat diagram, explain single-bus organization of computer and fundamental concepts.
(10 Marks)

State the steps required in execution of Add (R<sub>3</sub>), R<sub>1</sub>, and explain the execution of branch instruction. (10 Marks)

## OR

 a. Explain the information required to generate control signals and structure of micro programmed control unit.

(10 Marks)

b. Explain basic idea of pipe lining and 4-stage pipeline structure. (10 Marks)

3